Hierarchical performance estimation of analog blocks using pareto fronts

dc.authoridTR145695en_US
dc.contributor.authorDeniz, Engin
dc.contributor.authorDündar, Günhan
dc.date.accessioned2016-03-10T08:26:07Z
dc.date.available2016-03-10T08:26:07Z
dc.date.issued2010-07
dc.departmentDoğuş Üniversitesi, Mühendislik Fakültesi, Elektronik ve Haberleşme Mühendisliği Bölümüen_US
dc.descriptionDeniz, Engin (Dogus Author) -- Conference full title: 6th Conference on Ph.D. Research in Microelectronics and Electronics, PRIME 2010; Berlin; Germany; 18 July 2010 through 21 July 2010en_US
dc.description.abstractThis paper presents a general approach for hierarchical performance estimation (PE) of any analog system. Not only PE is evaluated by the extracted Pareto Fronts (PF) but also an approximate design of the system is obtained. PE of an analog system requires a well-determined performance design space (PDS) exploration for a given technology. PF which is a very useful technique for evaluating the performance space, provides the set of all optimal trade-offs of competing performances of a given block. Thus, the designer can easily get insight into the capability of the system. In this work, a three-level system is divided into its subsystems and PF of each subsystem is determined. Then, hierarchical methodology of PF composition is applied from lower levels to higher levels so the PF of the main system is obtained with less computational effort. The novelty of the work lies on using simple algorithms instead of complex optimization algorithms and simulation loops.en_US
dc.identifier.citationDeniz, E., & Dündar, G. (2010). Hierarchical performance estimation of analog blocks using pareto fronts. In 2010 Conference on Ph.D. Research in Microelectronics and Electronics (PRIME) (pp. 1-4). Piscataway, NJ: IEEE.en_US
dc.identifier.endpage4en_US
dc.identifier.isbn9781424479054
dc.identifier.other11558993 (INSPEC)
dc.identifier.other5587116 (Scopus)
dc.identifier.startpage1en_US
dc.identifier.urihttps://hdl.handle.net/11376/2403
dc.indekslendigikaynakScopusen_US
dc.institutionauthorDeniz, Engin
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.relation.ispartof2010 Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)en_US
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanıen_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.subjectAnalog Blocksen_US
dc.subjectAnalog Systemsen_US
dc.subjectComplex Optimizationen_US
dc.subjectComputational Efforten_US
dc.subjectGeneral Approachen_US
dc.subjectPareto Fronten_US
dc.subjectPerformance Designen_US
dc.subjectPerformance Estimationen_US
dc.subjectPerformance Spacesen_US
dc.subjectSIMPLE Algorithmen_US
dc.subjectSimulation Loopen_US
dc.subjectThree Level Systemsen_US
dc.titleHierarchical performance estimation of analog blocks using pareto frontsen_US
dc.typeConference Objecten_US

Dosyalar

Orijinal paket

Listeleniyor 1 - 1 / 1
Yükleniyor...
Küçük Resim
İsim:
edeniz_2010.pdf
Boyut:
395.74 KB
Biçim:
Adobe Portable Document Format
Açıklama:
Yayıncı Sürümü

Lisans paketi

Listeleniyor 1 - 1 / 1
Yükleniyor...
Küçük Resim
İsim:
license.txt
Boyut:
1.51 KB
Biçim:
Item-specific license agreed upon to submission
Açıklama: